NVC code coverage report

Instance: CTU_CAN_FD_TB.TB_TOP_CTU_CAN_FD.DUT.MEMORY_REGISTERS_INST.CONTROL_REGISTERS_REG_MAP_COMP.FILTER_C_MASK_PRESENT_GEN_T.FILTER_C_MASK_BIT_MASK_C_VAL_SLICE_1_REG_COMP

File:  /__w/ctu-can-regression/ctu-can-regression/src/memory_registers/generated/memory_reg_rw.vhd

Sub-instances:

Instance Statement Branch Toggle Expression FSM state Functional Average
BIT_GEN(0) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(1) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(2) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(3) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(4) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(5) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(6) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)
BIT_GEN(7) 100.0 % (4/4) 100.0 % (6/6) N.A. 100.0 % (4/4) N.A. N.A. 100.0 % (14/14)

Current Instance:

Instance Statement Branch Toggle Expression FSM state Functional Average
CTU_CAN_FD_TB.TB_TOP_CTU_CAN_FD.DUT.MEMORY_REGISTERS_INST.CONTROL_REGISTERS_REG_MAP_COMP.FILTER_C_MASK_PRESENT_GEN_T.FILTER_C_MASK_BIT_MASK_C_VAL_SLICE_1_REG_COMP 100.0 % (1/1) N.A. 100.0 % (58/58) 100.0 % (3/3) N.A. N.A. 100.0 % (62/62)

Details:

The limit of printed items was reached (5000). Total 261615 items are not displayed.

Uncovered statements:

Excluded statements:

Covered statements:

Signal assignment statement:

140:    wr_en <= write and cs
Count: 58335
Threshold: 1

Uncovered branches:

Excluded branches:

Covered branches:

Uncovered toggles:

Excluded toggles:

Covered toggles:

Port:

 CLK_SYS
FromToCountThreshold
Bin0132677971
Bin1032679621

Port:

 RES_N
FromToCountThreshold
Bin0111561
Bin109911

Port:

 DATA_IN(7)
FromToCountThreshold
Bin01446371
Bin102941801

Port:

 DATA_IN(6)
FromToCountThreshold
Bin01425831
Bin102962341

Port:

 DATA_IN(5)
FromToCountThreshold
Bin01449921
Bin102938251

Port:

 DATA_IN(4)
FromToCountThreshold
Bin01497471
Bin102890701

Port:

 DATA_IN(3)
FromToCountThreshold
Bin01534141
Bin102854031

Port:

 DATA_IN(2)
FromToCountThreshold
Bin01563121
Bin102825051

Port:

 DATA_IN(1)
FromToCountThreshold
Bin01971541
Bin102416631

Port:

 DATA_IN(0)
FromToCountThreshold
Bin01840311
Bin102547861

Port:

 WRITE
FromToCountThreshold
Bin01273001
Bin10274651

Port:

 CS
FromToCountThreshold
Bin0116201
Bin1017851

Port:

 REG_VALUE(7)
FromToCountThreshold
Bin01961
Bin102611

Port:

 REG_VALUE(6)
FromToCountThreshold
Bin01561
Bin102211

Port:

 REG_VALUE(5)
FromToCountThreshold
Bin01761
Bin102411

Port:

 REG_VALUE(4)
FromToCountThreshold
Bin01711
Bin102361

Port:

 REG_VALUE(3)
FromToCountThreshold
Bin01601
Bin102251

Port:

 REG_VALUE(2)
FromToCountThreshold
Bin01751
Bin102401

Port:

 REG_VALUE(1)
FromToCountThreshold
Bin01611
Bin102261

Port:

 REG_VALUE(0)
FromToCountThreshold
Bin01621
Bin102271

Signal:

 REG_VALUE_R(7)
FromToCountThreshold
Bin01961
Bin103571

Signal:

 REG_VALUE_R(6)
FromToCountThreshold
Bin01561
Bin103971

Signal:

 REG_VALUE_R(5)
FromToCountThreshold
Bin01761
Bin103771

Signal:

 REG_VALUE_R(4)
FromToCountThreshold
Bin01711
Bin103821

Signal:

 REG_VALUE_R(3)
FromToCountThreshold
Bin01601
Bin103931

Signal:

 REG_VALUE_R(2)
FromToCountThreshold
Bin01751
Bin103781

Signal:

 REG_VALUE_R(1)
FromToCountThreshold
Bin01611
Bin103921

Signal:

 REG_VALUE_R(0)
FromToCountThreshold
Bin01621
Bin103911

Signal:

 WR_EN
FromToCountThreshold
Bin0116161
Bin1017811

Uncovered expressions:

Excluded expressions:

Covered expressions:

"and" expression

140:    wr_en <= write and cs
                 <LHS>    RHS  

LHSRHSCountThreshold
Bin'0''1'16201
Bin'1''0'273001
Bin'1''1'16161

Uncovered FSM states:

Excluded FSM states:

Covered FSM states:

Uncovered functional coverage:

Excluded functional coverage:

Covered functional coverage: